Electrical Rule Checking of Integrated Circuits using Satisfiability Modulo Theory - IMAG
Poster De Conférence Année : 2023

Electrical Rule Checking of Integrated Circuits using Satisfiability Modulo Theory

Résumé

We consider the verification of electrical properties of circuits to identify potential violations of electrical design rules, also called Electrical Rule Checking (ERC). We present a general approach based on Satisfiability Modulo Theory (SMT) to verify that these errors cannot occur in a given circuit. We claim that our approach is scalable and more precise than existing analyses, like voltage propagation. We applied these techniques to a specific type of errors, the missing level shifters.
Fichier principal
Vignette du fichier
poster.pdf (667.06 Ko) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)

Dates et versions

hal-04750092 , version 1 (23-10-2024)

Identifiants

  • HAL Id : hal-04750092 , version 1

Citer

Bruno Ferres, Oussama Oulkaid, Ludovic Henrio, Mehdi Khosravian, Matthieu Moy, et al.. Electrical Rule Checking of Integrated Circuits using Satisfiability Modulo Theory. Colloque du GDR SoC2, Jun 2023, Lyon, France. ⟨hal-04750092⟩
0 Consultations
0 Téléchargements

Partager

More